Document details

Power-and-area efficient 14-bit 1.5 MSample/s two-stage algorithmic ADC based o...

Author(s): Goes, J. cv logo 1 ; Esperança, B. cv logo 2 ; Tavares, R. cv logo 3 ; Galhardo, A. cv logo 4 ; Paulino, N. cv logo 5 ; Silva, M. Madeiros cv logo 6

Date: 2008

Persistent ID: http://hdl.handle.net/10362/4062

Origin: Repositório Institucional da UNL


Description
IEEE International Symposium on Circuits and Systems, pp. 220 – 223, Seattle, EUA This paper presents a 14-bit 1.5 MSample/s two-stage algorithmic ADC with a power-and-area efficiency better than 0.5 pJmm2 per conversion. This competes with the most efficient architectures available today namely, ΣΔ and self-calibrated pipeline. The 2 stages of the ADC are based on a new 1.5-bit mismatch-insensitive MDAC and simulations demonstrate that a THD of –79 dB and an ENOB better than 12 bits can be reached without self-calibration.
Document Type Research paper
Language English
delicious logo  facebook logo  linkedin logo  twitter logo 
degois logo
mendeley logo


    Financiadores do RCAAP

Fundação para a Ciência e a Tecnologia Universidade do Minho   Governo Português Ministério da Educação e Ciência Programa Operacional da Sociedade do Conhecimento EU