Document details

A multiplying-by-two CMOS amplifier for high-speed ADCs based on parametric amp...

Author(s): Goes, J. cv logo 1 ; Oliveira, J. P. cv logo 2 ; Paulino, N. cv logo 3 ; Fernandes, J. cv logo 4 ; Paisana, J. cv logo 5

Date: 2008

Persistent ID: http://hdl.handle.net/10362/4060

Origin: Repositório Institucional da UNL

Subject(s): Parametric amplification; High-speed; Low-power; Analog-to-digital converter; Multiplying-by-two amplifier


Description
15th International Conference on Mixed Design of Integrated Circuits and Systems, pp. 177 – 180, Poznan, Polónia In this paper a new structure for a multiplying-by-two amplifier is proposed. It is implemented by switching MOS capacitors with floating sources from inversion into depletion dropping the capacitance values in the amplification phase. Low-power is achieved since no operational amplifiers are required but, instead, simple sourcefollowers are used to provide the required isolation. Simulation results show that linearity levels better than 60dB and gain accuracies of better than 1.6% are achieved making this circuit well suited to be used in ultra low-power highspeed 6-to-8 bits pipeline or multi-stage algorithmic ADCs.
Document Type Conference Object
Language English
delicious logo  facebook logo  linkedin logo  twitter logo 
degois logo
mendeley logo

Related documents



    Financiadores do RCAAP

Fundação para a Ciência e a Tecnologia Universidade do Minho   Governo Português Ministério da Educação e Ciência Programa Operacional da Sociedade do Conhecimento EU